# Lab 8 Report

ECE 385 Friday (ABB) 11:00AM-1:50PM

SOC with USB and VGA Interface in SystemVerilog

Ritvik Avancha and Steven Phan

(rra2 and sphan5)

## **Table of Contents**

| Introduction                                    | 2 |
|-------------------------------------------------|---|
| Written Description of Lab 8 System             | 2 |
| Summary                                         | 2 |
| Figure 2.1: External Interfacing with EZ-OTG    | 3 |
| Block Diagram                                   | 4 |
| Figure 3.1: Top Level Block Diagram             | 4 |
| Figure 3.2: System Level Block Diagram (Part 1) | 5 |
| Figure 3.3: System Level Block Diagram (Part 2) | 5 |
| Descriptions                                    | 6 |
| Module Descriptions                             | 6 |
| QSYS Block Descriptions                         | 7 |
| Postlab                                         | 8 |
| Figure 5.1: Resources and Statistics            | 8 |
| Hidden Question 1                               | 8 |
| Hidden Question 2                               | 9 |
| Conclusion                                      | 9 |

### Lab 8 Report

#### **Introduction**

This week's lab is built off of the fundamental NIOS and QSYS topics displayed in last week's lab. The task this week was to expand on such topics by learning how to interface with external devices through the USB and VGA ports. Last week, we learned how C code works with the NIOS 2 processor. This week's software side of the lab focuses on data movement throughout HPI registers and data paths which will be discussed later on in the lab report. Overall, the general idea was to write code that would allow a connected keyboard to move a ball on the VGA screen by pressing W, A, S, or D.

#### Written Description of Lab 8 System

#### **Summary**

Given introductory files, we were asked to complete the design in order to get the monitor to display a bouncing ball (edge bounded) that could be controlled by W, A, S, and D keys. In order to do that, we had to add additional PIO blocks into the base QSYS blocks in order to handle USB connections. When that was completed, the next portion to complete was the io\_handler functions and the usb functions. These functions perform single read/write operations without continuously reading/writing. Consequently, we could grab data from memory mapped registers and display it through the hex drivers on the board. These would eventually display the "keycode" of the current key being pressed. For all of this to work, we had to finish the hpi\_io\_intf which essentially managed the data movement and overall structure of the interfacing between the HPI and the EZ-OTG. In addition to that, the final connections made between the given vga modules and the completion of logic/boundary checking in ball.sv were made in order to get a fully functioning ball on the VGA monitor that would change its direction in response to W, A, S, and D keyboard presses.

The way the NIOS 2 system interacts with both USB and the VGA components is through the EZ-OTG as shown in Figure 2.1. The EZ-OTG handles the USB protocol and essentially acts as a USB host in establishing the keyboard connection with the NIOS 2 system.

The way it works is first the EZ-OTG chip is set up. Once a connection is detected, an address is assigned to this connected device and the type of device is identified from its descriptors. The appropriate configuration is made and data from the device is polled appropriately. Since the NIOS 2 system peripherals are mostly based on memory mapping, data from external devices can thus be directly accessed from the NIOS 2 processor via memory access functions. Similar concepts apply with the VGA components.



Figure 2.1: External Interfacing with EZ-OTG

The EZ-OTG (CY7C67200) has two functional modes: stand-alone mode and coprocessor mode. Additionally, the EZ-OTG comes with a built in RISC microprocessor, RAM, and ROM. The RAM offers direct memory access from address 0x0000 = 0x3FFF. The HPI allows for the connections between the EZ-OTG and the FPGA prototyping board as seen in Figure 2.1. The HPI functions as a standard 16-bit parallel slave bus interface.

In addition to setting up the EZ-OTG chip and completing the hpi\_io\_intf, we had to complete 4 functions in two different files. In io\_handler.c, IO\_write and IO\_read had to be implemented. Both of these functions are a sequence of events that make up a "write" or a "read" (i.e. it handles the signals like read, write, chip select, etc.) IO\_write takes an address and places it in otg\_hpi\_address, then sets cs and w to be 0 (the signals are active low). Then, data is placed into otg\_hpi\_data. This performs the write, then w and cs are both set to 1 again to signal the end of the write sequence. Conversely, IO\_read follows generally the same sequence of events

except r replaces w. We use a temporary variable to store the read data because we need to set both r and chip select back to 1 before we return the read value. In usb.c, this file specifically deals with the usb connection between the EZ-OTG chip and the DE2-115 FPGA board through the Host Port Interface (HPI). The HPI has 4 main registers that we are concerned with: (1) HPI\_DATA, (2) HPI\_MAILBOX, (3) HPI\_ADDRESS, and (4) HPI\_STATUS. To perform a "usb write", the address in which we want to write must be written into HPI\_ADDR. This is done by using IO\_write with HPI\_ADDR as the destination, and the address as the "data" to be written. Then, we perform a write into HPI\_DATA register with the actual data we want to write. Similarly, "usb read" the address from which we want to read must be placed into HPI\_ADDR, then we return IO\_read(HPI\_DATA) since the data in memory would be in the HPI data register. In essence, IO\_read and write directly deal with memory and data getting put into or read from a specific memory address whereas USB\_read and write deal with interfacing with the USB via HPI registers (which are memory mapped).

#### **Block Diagram**



Figure 3.1: Top Level Block Diagram



Figure 3.2: System Level Block Diagram (Part 1)



Figure 3.3: System Level Block Diagram (Part 2)

#### **Descriptions**

#### **Module Descriptions**

Module: lab8.sv

<u>Inputs</u>: CLOCK 50, [3:0] KEY, [7:0] SW, OTG INT

Inout: [15:0] OTG\_DATA, [31:0] DRAM\_DQ

Outputs: [6:0] HEX0, [6:0] HEX1, [7:0] VGA\_R, [7:0] VGA\_G, [7:0] VGA\_B, VGA\_CLK, VGA\_SYNC\_N, VGA\_BLANK\_N, VGA\_VS, VGA\_HS, [1:0] OTG\_ADDR, OTG\_CS\_N,

OTG\_RD\_N, OTG\_WR\_N, OTG\_RST\_N, [12:0] DRAM\_ADDR, output logic [1:0]

DRAM\_BA, [3:0] DRAM\_DQM, DRAM\_RAS\_N

<u>Description</u>: Top level module for lab 8.

<u>Purpose</u>: Manges IO between the board and all the other modules. Passes through outputs of the VGA controller to the display.

Module: hpi\_io\_intf.sv

<u>Inputs</u>: Clk, Reset, [1:0] from\_sw\_address, [15:0] from\_sw\_data\_out, from\_sw\_r, from\_sw\_w,

from\_sw\_cs, from\_sw\_reset Inout: [15:0] OTG DATA

Outputs: [15:0] from\_sw\_data\_in, [1:0] OTG\_ADDR, OTG\_RD\_N, OTG\_WR\_N, OTG\_CS\_N,

OTG\_RST\_N

<u>Description</u>: This module handles the connections between the platform designed file and the IO.

<u>Purpose</u>: Serves as an interface between NIOS II and EZ-OTG chip.

Module: VGA controller.sv

Inputs: Clk, Reset, VGA\_CLK,

Outputs: VGA\_HS, VGA\_VS, VGA\_BLANK\_N, VGA\_SYNC\_N, [9:0] DrawX, [9:0] DrawY Description: Outputs a vertical and horizontal video signal according to the VGA model for a

video output to the display.

<u>Purpose</u>: Handles the appropriate VGA display output which is used to display the ball and the

background.

Module: **HexDriver.sv** 

<u>Inputs</u>: [3:0] In0 <u>Outputs</u>: [6:0] Out0

<u>Description</u>: Converts a 4-bit input into needed signals for 7-segment hex display on the FPGA

board.

<u>Purpose</u>:Used to display the current values in PC/Switches/Memory contents in various states.

Module: Color\_Mapper.sv

Inputs: is\_ball, [9:0] DrawX, [9:0] DrawY

Outputs: [7:0] VGA\_R, [7:0] VGA\_G, [7:0] VGA\_B

<u>Description</u>: Outputs the RGB colors for the output video file.

<u>Purpose</u>: Creates a colorful background behind the moving ball on the display.

Module: ball.sv

<u>Inputs</u>: Clk, Reset, frame clk, [7:0] keycode, [9:0] DrawX, [9:0] DrawY

Outputs: is\_ball

<u>Description</u>: Uses the X and the Y coordinates of the given size ball to calculate the behavior of

the ball for the next frame.

<u>Purpose</u>: Calculates the position of the ball object for each frame based on the keyboard inputs.

#### **QSYS Block Descriptions**

clk\_0: A 50 MHz clock used to clock all the synchronous components of the design

nios2\_gen2\_0: NIOS 2 processor runs the compiled C code stored in SDRAM

onchip\_memory2\_0: NIOS 2's 16 byte memory

**led**: A PIO block that maps NIOS 2 processor to the green led on the board (allows code to drive LED pins)

sdram: Memory space used to store instructions and general storage

**sdram\_pll**: Generates a 2nd clock that is out of phase with the main clock in order to ensure that when SDRAM refreshes, the input ports have time to stabilize

**sysid\_qsys\_0**: verification module for interfacing code with the board. It ensures that the code that is trying to get on the is meant for that board

**otg\_hpg\_address**: A PIO block indicates where a read/write is going to occur on the OTG address pins

otg\_hpg\_data: A PIO block that holds the data to be written into OTG pins

otg\_hpg\_r: A PIO block that enables data to be read from OTG pins

otg\_hpg\_w: A PIO block that enables data to be written to OTG pins

otg\_hpg\_cs: A PIO block that enables an operation to occur on the OTG

**otg\_hpg\_reset**: A PIO block that maps NIOS 2 processor to a push button on the board (allows button to directly affect code, i.e. clear the current sum on the LEDs)

**keycode**: A PIO block that maps NIOS 2 processor to a push button on the board (allows button to directly affect code)

#### **Postlab**

| LUT                | 2,663                        |
|--------------------|------------------------------|
| DSP                | 2 embedded multiplier blocks |
| Memory             | 55,296                       |
| Flip-Flop          | 2,115                        |
| Frequency (MHz)    | 85.22                        |
| Static Power (mW)  | 105.36                       |
| Dynamic Power (mW) | 45.33                        |
| Total Power (mW)   | 228.85                       |

Figure 5.1: Resources and Statistics

VGA\_CLK and Clk are hooked up as two different independent signals. VGA\_CLK and Clk are different signals as the VGA\_CLK is used to refresh the video display by drawing pixel by pixel while Clk is used to drive the synthesized hardware. Because the two clocks serve different purposes, the VGA\_CLK had to be a separate signal with a much lower frequency compared to the main Clk.

In the file "io\_handler.h", the variable "otg\_hpi\_address" is of type integer pointer (int \*) where as "otg\_hpi\_r" is of type character pointer (char \*). "otg\_hpi\_address" is defined as an integer pointer because addresses are stored as 8-bit unsigned integers so a pointer to a memory location containing addresses as data should have the pointer type integer. Similarly, the data stored in read is of type char so the pointer to the memory location is of type char pointer.

#### **Hidden Question 1**

PS/2 keyboard sends a signal when a key is pressed. A USB keyboard requires the host to poll the keyboard for the pressed keys. One of the disadvantages for USB keyboards includes a dependence on the host to poll for keypresses so if the host device is in sleep USB keyboards cannot natively wake the host device. Additionally, an advantage of PS/2 keyboard has no limit

registering the amount of keys pressed as opposed to USB keyboards which have a limit on registering multiple key presses.

#### **Hidden Question 2**

When updating the Ball\_Y\_Pos, "Ball\_Y\_Pos\_in = Ball\_Y\_Pos + Ball\_Y\_Motion;" and "Ball\_Y\_Pos\_in = Ball\_Y\_Pos + Ball\_Y\_Motion\_in;" seem similar but result in slightly different behavior. One of the statements has the next frame ball Y-position dependent on the current frame ball Y-position. On the other hand, the other statement has the current ball Y-position dependent on the next frame position of the ball leading to a frame delay. The implication of such a difference is the potential of the ball leaving the bounds of the display due to the delay in frames.

#### **Conclusion**

Our design allowed for a connected keyboard to move a ball on the VGA screen by pressing W, A, S, or D on the keyboard. Additionally when multiple keys were pressed on the keyboard, the ball did not move diagonally. The material given for the completion of this lab seemed sufficient. Specifically, the "Introduction to USB and EZ-OTG on NIOS II" guided us through the initial setup process.